atomic_arch.h 791 B

123456789101112131415161718192021222324252627282930313233343536373839
  1. #define a_ll a_ll
  2. static inline int a_ll(volatile int *p)
  3. {
  4. int v;
  5. __asm__ __volatile__ ("lwarx %0, 0, %2" : "=r"(v) : "m"(*p), "r"(p));
  6. return v;
  7. }
  8. #define a_sc a_sc
  9. static inline int a_sc(volatile int *p, int v)
  10. {
  11. int r;
  12. __asm__ __volatile__ (
  13. "stwcx. %2, 0, %3 ; mfcr %0"
  14. : "=r"(r), "=m"(*p) : "r"(v), "r"(p) : "memory", "cc");
  15. return r & 0x20000000; /* "bit 2" of "cr0" (backwards bit order) */
  16. }
  17. #define a_barrier a_barrier
  18. static inline void a_barrier()
  19. {
  20. __asm__ __volatile__ ("sync" : : : "memory");
  21. }
  22. #define a_pre_llsc a_barrier
  23. #define a_post_llsc a_post_llsc
  24. static inline void a_post_llsc()
  25. {
  26. __asm__ __volatile__ ("isync" : : : "memory");
  27. }
  28. #define a_store a_store
  29. static inline void a_store(volatile int *p, int v)
  30. {
  31. a_pre_llsc();
  32. *p = v;
  33. a_post_llsc();
  34. }